PWMEN0=MATCH, PWMEN1=MATCH, PWMEN2=MATCH, PWMEN3=MATCH
PWM Control Register. The PWMCON enables PWM mode for the external match pins.
PWMEN0 | PWM mode enable for channel0. 0 (MATCH): Match. CT32Bn_MAT0 is controlled by EM0. 1 (PWM): PWM. PWM mode is enabled for CT32Bn_MAT0. |
PWMEN1 | PWM mode enable for channel1. 0 (MATCH): Match. CT32Bn_MAT01 is controlled by EM1. 1 (PWM): PWM. PWM mode is enabled for CT32Bn_MAT1. |
PWMEN2 | PWM mode enable for channel2. 0 (MATCH): Match. CT32Bn_MAT2 is controlled by EM2. 1 (PWM): PWM. PWM mode is enabled for CT32Bn_MAT2. |
PWMEN3 | PWM mode enable for channel3. Note: It is recommended to use match channel 3 to set the PWM cycle. 0 (MATCH): Match. CT32Bn_MAT3 is controlled by EM3. 1 (PWM): PWM. PWM mode is enabled for CT132Bn_MAT3. |
RESERVED | Reserved. Read value is undefined, only zero should be written. |